代码拉取完成,页面将自动刷新
SCUBA, Version Diamond (64-bit) 3.11.0.396.4
Sat Jan 11 17:46:30 2020
Copyright (c) 1991-1994 by NeoCAD Inc. All rights reserved.
Copyright (c) 1995 AT&T Corp. All rights reserved.
Copyright (c) 1995-2001 Lucent Technologies Inc. All rights reserved.
Copyright (c) 2001 Agere Systems All rights reserved.
Copyright (c) 2002-2019 Lattice Semiconductor Corporation, All rights reserved.
Issued command : C:\lscc\diamond\3.11_x64\ispfpga\bin\nt64\scuba.exe -w -n SinCos -lang verilog -synth lse -bus_exp 7 -bb -arch xo2c00 -type cosine -addr_width 8 -width 13 -pfu -input_reg -mode 2 -output_reg -area -pipeline 1
Circuit name : SinCos
Module type : cosine
Module Version : 1.6
Ports :
Inputs : Clock, ClkEn, Reset, Theta[7:0]
Outputs : Sine[12:0], Cosine[12:0]
I/O buffer : not inserted
EDIF output : SinCos.edn
Verilog output : SinCos.v
Verilog template : SinCos_tmpl.v
Verilog testbench: tb_SinCos_tmpl.v
Verilog purpose : for synthesis and simulation
Bus notation : big endian
Report output : SinCos.srp
Element Usage :
AND2 : 1
FADD2B : 20
FD1P3DX : 63
INV : 34
MUX21 : 58
ROM16X1A : 2
ROM64X1A : 26
XOR2 : 1
Estimated Resource Usage:
LUT : 154
Reg : 63
此处可能存在不合适展示的内容,页面不予展示。您可通过相关编辑功能自查并修改。
如您确认内容无涉及 不当用语 / 纯广告导流 / 暴力 / 低俗色情 / 侵权 / 盗版 / 虚假 / 无价值内容或违法国家有关法律法规的内容,可点击提交进行申诉,我们将尽快为您处理。